December 2001



# FDG316P P-Channel Logic Level PowerTrench<sup>®</sup> MOSFET

# **General Description**

This P-Channel Logic Level MOSFET is produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance.

These devices are well suited for low voltage and battery powered applications where low in-line power loss and fast switching are required.

# Applications

- DC/DC converter
- Load switch
- Power Management

# SC70-6



• -1.6 A, -30 V.  $\rm R_{\rm DS(ON)}=0.19~\Omega~$  @  $\rm V_{\rm GS}=-10~V$ 

• High performance trench technology for extremely low

Compact industry standard SC70-6 surface mount

• Low gate charge (3.5nC typical).

 $\mathsf{R}_{\rm DS(ON)}$  = 0.30  $\Omega$  @  $\mathsf{V}_{\rm GS}$  = -4.5 V.

# Absolute Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                                          | Parameter                              |                                     |            | Ratings     | Units |  |
|-------------------------------------------------|----------------------------------------|-------------------------------------|------------|-------------|-------|--|
| V <sub>DSS</sub>                                | Drain-Source Voltage                   |                                     |            | -30         | V     |  |
| V <sub>GSS</sub>                                | Gate-Source Voltage                    |                                     |            | ±20         | V     |  |
| ID                                              | Drain Current - Continuous (Note 1a)   |                                     |            | -1.6        | A     |  |
|                                                 | - Pulsed                               |                                     |            | -6          |       |  |
| P <sub>D</sub>                                  | Power Dissipation for Single Operation |                                     | (Note 1a)  | 0.75        | W     |  |
|                                                 |                                        |                                     |            |             |       |  |
|                                                 |                                        |                                     | (Note 1b)  | 0.48        |       |  |
|                                                 | l Character                            |                                     | ture Range | -55 to +150 | °C    |  |
|                                                 | l Character                            | <u> </u>                            | ture Range |             | °C/W  |  |
| Therma<br>R₀JA                                  | I Character                            | istics                              | ture Range | -55 to +150 | -     |  |
| Therma<br><sub>R<sub>əJA</sub><br/>Packag</sub> | I Character                            | istics<br>ance, Junction-to-Ambient | ture Range | -55 to +150 | -     |  |

Features

 $\mathsf{R}_{\mathsf{DS}(\mathsf{ON})}.$ 

package.

| 0                                 | Demonster                                         | Test Conditions                                                                                                                                                |     | -                    |                      | 11    |
|-----------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|----------------------|-------|
| Symbol                            | Parameter                                         | Test Conditions                                                                                                                                                | Min | Тур                  | Мах                  | Units |
| Off Chara                         | acteristics                                       |                                                                                                                                                                |     |                      |                      |       |
| BV <sub>DSS</sub>                 | Drain-Source Breakdown Voltage                    | $V_{GS} = 0 V, I_D = -250 \mu A$                                                                                                                               | -30 |                      |                      | V     |
| $\Delta BV_{DSS}$<br>$\Delta T_J$ | Breakdown Voltage Temperature<br>Coefficient      | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                       |     | -34                  |                      | mV/°C |
| I <sub>DSS</sub>                  | Zero Gate Voltage Drain Current                   | $V_{DS} = -24 \text{ V}, \text{ V}_{GS} = 0 \text{ V}$                                                                                                         |     |                      | -1                   | μA    |
| I <sub>GSS</sub>                  | Gate-Body Leakage Forward                         | $V_{GS} = 16 \text{ V}, V_{DS} = 0 \text{ V}$                                                                                                                  |     |                      | 100                  | nA    |
| I <sub>GSS</sub>                  | Gate-Body Leakage Reverse                         | $V_{GS} = -16 \text{ V}, \text{ V}_{DS} = 0 \text{ V}$                                                                                                         |     |                      | -100                 | nA    |
| On Chara                          | acteristics (Note 2)                              |                                                                                                                                                                |     |                      |                      |       |
| V <sub>GS(th)</sub>               | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \ \mu A$                                                                                                                        | -1  | -1.6                 | -3                   | V     |
| $\Delta V_{GS(th)} \Delta T_J$    | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = -250 $\mu$ A, Referenced to 25°C                                                                                                                       |     | 3.5                  |                      | mV/°C |
| R <sub>DS(on)</sub>               | Static Drain-Source<br>On-Resistance              | $ \begin{array}{l} V_{GS}=-10 \ V, \ I_{D}=-1.6 \ A \\ V_{GS}=-10 \ V, \ I_{D}=-1.6 \ A, T_{J}=125^{\circ}C \\ V_{GS}=-4.5 \ V, \ I_{D}=-1.3 \ A \end{array} $ |     | 0.16<br>0.22<br>0.23 | 0.19<br>0.31<br>0.30 | Ω     |
| I <sub>D(on)</sub>                | On-State Drain Current                            | V <sub>GS</sub> = -4.5 V, V <sub>DS</sub> = -5 V                                                                                                               | -3  |                      |                      | Α     |
| <b>g</b> fs                       | Forward Transconductance                          | $V_{DS} = -5 \text{ V}, \text{ I}_{D} = -0.5 \text{ A}$                                                                                                        |     | 3                    |                      | S     |
| Dvnamic                           | Characteristics                                   |                                                                                                                                                                |     |                      |                      |       |
| Ciss                              | Input Capacitance                                 | $V_{DS} = -15 V, V_{GS} = 0 V,$                                                                                                                                |     | 165                  |                      | pF    |
| Coss                              | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                    |     | 60                   |                      | pF    |
| C <sub>rss</sub>                  | Reverse Transfer Capacitance                      |                                                                                                                                                                |     | 25                   |                      | pF    |
| Switchin                          | g Characteristics (Note 2)                        |                                                                                                                                                                |     |                      |                      |       |
| t <sub>d(on)</sub>                | Turn-On Delay Time                                | $V_{DD} = -15 V, I_D = -1 A,$                                                                                                                                  |     | 8                    | 20                   | ns    |
| tr                                | Turn-On Rise Time                                 | $V_{GS}$ = -10 V, $R_{GEN}$ = 6 $\Omega$                                                                                                                       |     | 9                    | 20                   | ns    |
| t <sub>d(off)</sub>               | Turn-Off Delay Time                               | 1                                                                                                                                                              |     | 14                   | 30                   | ns    |
| t <sub>f</sub>                    | Turn-Off Fall Time                                | 1                                                                                                                                                              |     | 2                    | 10                   | ns    |
| Qg                                | Total Gate Charge                                 | $V_{DS} = -15 \text{ V}, \text{ I}_{D} = -1.6 \text{ A},$                                                                                                      |     | 3.5                  | 5                    | nC    |
| Q <sub>gs</sub>                   | Gate-Source Charge                                | V <sub>GS</sub> = -10 V                                                                                                                                        |     | 0.6                  |                      | nC    |
| Q <sub>gd</sub>                   | Gate-Drain Charge                                 | 1                                                                                                                                                              |     | 0.8                  |                      | nC    |

Maximum Continuous Drain-Source Diode Forward Current

of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.

 $V_{GS} = 0 V, I_S = -0.42 A$ 

1. R<sub>6JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface

Drain-Source Diode Forward

Voltage

a) 170°C/W when mounted on a 1 in² pad of 2oz copper. b) 260°C/W when mounted on a minimum pad. 2. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2.0%

ls

 $V_{\text{SD}}$ 

Notes:

### FDG316P Rev. D

-0.42

-1.2

0.75

(Note 2)

А

V



FDG316P Rev. D

# FDG316P



FDG316P Rev. D

# TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx™ Bottomless™ CoolFET™ CROSSVOLT™ DenseTrench™ DOME™ **EcoSPARK™** E<sup>2</sup>CMOS<sup>™</sup> EnSigna™ FACT™ FACT Quiet Series™ FAST ® FASTr™ FRFET™ GlobalOptoisolator<sup>™</sup> POP<sup>™</sup> GTO™ HiSeC™ ISOPLANAR™ LittleFET™ MicroFET™ MicroPak™ MICROWIRE™

**OPTOLOGIC™** OPTOPLANAR™ PACMAN™ Power247™ PowerTrench<sup>®</sup> QFET™ QS™ QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> SILENT SWITCHER®

SMART START™ VCX™ STAR\*POWER™ Stealth™ SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET™ TinyLogic™ TruTranslation<sup>™</sup> UHC™ UltraFET<sup>®</sup>

STAR\*POWER is used under license

# DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY. FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

# LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## **PRODUCT STATUS DEFINITIONS**

**Definition of Terms** 

| Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |  |  |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |  |  |  |
| Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |  |  |  |
| Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |  |  |  |
|                           | In Design<br>First Production<br>Full Production                                                                                                                                                                                  |  |  |  |